VSDBabySoC is a small mixed-signal SoC including PLL, DAC, and a RISCV-based processor named RVMYTH.
-
Updated
Jan 4, 2022 - Verilog
VSDBabySoC is a small mixed-signal SoC including PLL, DAC, and a RISCV-based processor named RVMYTH.
All Digital Phase-Locked Loop (ADPLL)
PLL x8 clock multiplier IP integrated onto the Efabless Caravel SoC
This repository shows how to implement a simple PLL and a Frequency Meter using Arduino Uno.
Digital PLL design notes
Extract the 15MHz clock signal from 400 picosecond pulse train
Variants of a Phase-Locked Loop (PLL) on a FPGA in the Labview programming environment
Material from the course of Information Transmission at ENSEM - Université de Lorraine.
Arduino library to communicate with Analog Devices ADF4110
Arduino controller programs for the ADF4351 PLL wideband frequency synthesizer with comprehensive register library following the ADF4351 datasheet. Includes manual control and automated sweep functionality.
Add a description, image, and links to the phase-locked-loop topic page so that developers can more easily learn about it.
To associate your repository with the phase-locked-loop topic, visit your repo's landing page and select "manage topics."